| Year/Sem<br>SE/IV<br>R2019 | Seat no.<br>RWM4181                                      | Subject                                                        | Date<br>10/06/21                   | Sign<br>Kunj                     | loge no.      |
|----------------------------|----------------------------------------------------------|----------------------------------------------------------------|------------------------------------|----------------------------------|---------------|
|                            | ono.º Os.                                                |                                                                |                                    |                                  |               |
| -> arts                    | ernal Arc                                                | hitecture of                                                   | 8086 3-                            |                                  |               |
| bl The fet cal             | e BIU fer<br>thing, read<br>culating the<br>structions h | forms all be<br>ling and win<br>he addresses<br>rytes are true | the operation of the meansferred t | ne such a ends for me many ofers | ands. The     |
| Q EI                       | nene.<br>Deservitos                                      | enoitemeteri                                                   | s from :                           | the instru                       | uction system |
| d] B:                      | jte queue.<br>IU contain                                 | ne instruction                                                 | queue,                             | Segment.                         | registers,    |
| 4                          | +LU, Pointe                                              | ns fontrol or and index                                        | Register                           | Hag ro                           | igister.      |

| Hear/Sem<br>SE/TV<br>R2019                                                           | Seat no.<br>RWM4181   | Subject | Date<br>10/06/22                                                                                                   | Sign<br>Kuri                                                              | Rage no. |  |  |  |
|--------------------------------------------------------------------------------------|-----------------------|---------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------|--|--|--|
| Questio                                                                              | Question no. : Q.3(A) |         |                                                                                                                    |                                                                           |          |  |  |  |
|                                                                                      | linimurs cM           |         | Mascinum mode.                                                                                                     |                                                                           |          |  |  |  |
| i) In oninimum mode there can<br>be only one processor i.l. 8086.                    |                       |         | i) 9n                                                                                                              | i) In maximum mode those can be multiple processors with 2086, like 8087. |          |  |  |  |
| ii) MN/MX is 1 to indicate<br>minimum mode.                                          |                       |         | ii) Mi                                                                                                             | ii) MH/MX is 0 to indicate<br>maximum mode.                               |          |  |  |  |
| iii) ALE for the latch is given loy 8086 as it is the only processor in the circuit. |                       |         | iii) ALE for the latch is given<br>by 8288 bus controller as<br>there can be mentliffle processor<br>in the circul |                                                                           |          |  |  |  |
| no therestri na at senanteser.  THIR line.                                           |                       |         | iv) INTA is given by 8288<br>bus controller in reshorse<br>to an intercept on INTR<br>line.                        |                                                                           |          |  |  |  |
| v) The circuit is simpler.                                                           |                       |         | v) The circuit is more complex.                                                                                    |                                                                           |          |  |  |  |
| vi) Multiprocessing cannot be ferformere berformed hence performere us hower.        |                       |         | vi) ets multiprocessing can be<br>performed, it can give<br>every high performance.                                |                                                                           |          |  |  |  |

| Year /sem      | Seat no. | Subject        | Date     | Sign | lage no. |
|----------------|----------|----------------|----------|------|----------|
| SE/IV<br>R2019 | RWM4181  | Microprocessor | 10/06/21 | Kunj | 3/4      |

Question no. : g. 3 (B)

DATA SEGMENT : data segment starts

DATA SEGMENT : data segment starts

LIST DB B2H, 23H, 56H, 45H, --: List of byte numbers

COUNT EQU OF : durber of bytes in the list

LARGIEST DB O1H DUP(?) : One byte is resourced for the

largest number

DATA ENDS CODE SEGMENT

MOV AX, DATA

MOV DS, AX

MOV SI, OFFSET LIST

MOV CL, COUNT

MOV AL, (SI)

AGAIN & CMP AL, [SI + 1]

THE NEXT

MOV AL, [SI+1]

NEXT: INC SI

DEC CL

JNZ AGAIN

MOV SI, OFFSET LARGEST

MOV (SI), AL

MOV AH, 4 CH

| Year/sem       | Seat no. | Subject        | Date     | Sign | loge no. |
|----------------|----------|----------------|----------|------|----------|
| SE/IV<br>R2019 | RWM4181  | Microprocessor | 10/06/21 | Kurj | 4/4      |

Question no.: 9.3 (B)

INT 21 H

CODE ENDS

END START